Name: Newman Ilgenfritz

# **CIT 593 Module 3 Assignment: Transistors to Logic**

Remember that this is an individual assignment (NO group work).

## Part I) Transistors & Gates

#### 3.1:

|        | N-Type P-Type |        |
|--------|---------------|--------|
| Gate=1 | Closed        | Open   |
| Gate=0 | Open          | Closed |

#### 3.2:







#### 3.5:

| А | В | С | OUT |
|---|---|---|-----|
| 0 | 0 | 0 | 1   |
| 0 | 0 | 1 | 0   |
| 0 | 1 | 0 | 1   |
| 0 | 1 | 1 | 0   |
| 1 | 0 | 0 | 1   |
| 1 | 0 | 1 | 0   |
| 1 | 1 | 0 | 0   |
| 1 | 1 | 1 | 0   |

#### 3.6:

Remember to draw the interconnected logic gates that the transistors are implementing – make certain your truth table still works when you are done!

| A | В | С | D | Z |
|---|---|---|---|---|
| 0 | 0 | 1 | 1 | 0 |
| 0 | 1 | 1 | 0 | 0 |
| 1 | 0 | 0 | 1 | 0 |
| 1 | 1 | 0 | 0 | 1 |

Based off this truth table, Z = A.B



**3.7:** The major flaw in this circuit is that it is shorted when A = 1 and B = 0 or vice versa.

**3.8:**Remember: In the international edition of text, the function provided in the question is wrong.
Use: Y=NOT(A AND (B OR C))



## 3.11:

(a)







## (b1)





## (b2)





(b3)





**Custom Problem #1 (logic down to transistors):** 



## (b)

Or gate delay = 3 ns

AND gate delay = 2.5 ns

Inverter = 1 ns

Total delay = 1 + 2.5 + 3 = 6.5 ns

(c)



# (d)

| Input A | Input B | Input C | Output Y |
|---------|---------|---------|----------|
| 0       | 0       | 0       | 0        |
| 0       | 0       | 1       | 1        |
| 0       | 1       | 0       | 1        |
| 0       | 1       | 1       | 1        |
| 1       | 0       | 0       | 0        |
| 1       | 0       | 1       | 1        |
| 1       | 1       | 0       | 0        |
| 1       | 1       | 1       | 1        |

# Part 2) Combinational Logic Circuits 3.12:

 $2^3 = 8 \text{ inputs}$ 



**3.13:** 2^5 = 32

**3.14:** One output with four select lines.

#### 3.15:

| Cin  |   |   |   | 0 |
|------|---|---|---|---|
| Α    | 0 | 1 | 1 | 1 |
| В    | 1 | 0 | 1 | 1 |
| S    | 0 | 0 | 1 | 0 |
| Cout | 1 | 1 | 1 | 1 |

The sum is not equal because the addition requires 5 bits instead of 4 bits.

## 3.16:



3.22:

| mux A C.S | Mux C C.S | A mux output | B mux output | Overall output |
|-----------|-----------|--------------|--------------|----------------|
| 0         | 0         | С            | A            | A              |
| 1         | 0         | D            | В            | В              |
| 0         | 1         | С            | А            | С              |
| 1         | 1         | D            | В            | D              |

Inputs = A,B,C,D.

## 3.23:

| Α | В | С | Z |
|---|---|---|---|
| 0 | 0 | 0 | 0 |
| 0 | 0 | 1 | 0 |
| 0 | 1 | 0 | 0 |
| 0 | 1 | 1 | 0 |
| 1 | 0 | 0 | 0 |
| 1 | 0 | 1 | 0 |
| 1 | 1 | 0 | 0 |
| 1 | 1 | 1 | 0 |

3.25:

- **(a)** 3
- **(b)** 3
- **(c)** 4\*3 = 12
- **(d)**8\*12 = 96

3.28:

- **(a)** 3
- **(b)** 3
- **(c)** 9
- **(d)** 4

(e)

| (6)     |              |    |    |    |    |    |    |
|---------|--------------|----|----|----|----|----|----|
| Input A | output<br>A' | B0 | B1 | Y0 | Y1 | Y2 | Y3 |
| 0       | 0            | 0  | 0  | 0  | 0  | 0  | 0  |
| 0       | 0            | 0  | 1  | 0  | 0  | 0  | 0  |
| 0       | 0            | 1  | 0  | 0  | 0  | 0  | 0  |
| 0       | 0            | 1  | 1  | 0  | 0  | 0  | 0  |
| 0       | 1            | 0  | 0  | 0  | 0  | 0  | 0  |
| 0       | 1            | 0  | 1  | 1  | 0  | 0  | 0  |
| 0       | 1            | 1  | 0  | 0  | 1  | 0  | 0  |
| 0       | 1            | 1  | 1  | 1  | 1  | 0  | 0  |
| 1       | 0            | 0  | 0  | 0  | 0  | 0  | 0  |
| 1       | 0            | 0  | 1  | 0  | 1  | 0  | 0  |
| 1       | 0            | 1  | 0  | 0  | 0  | 1  | 0  |
| 1       | 0            | 1  | 1  | 0  | 1  | 1  | 0  |
| 1       | 1            | 0  | 0  | 0  | 0  | 0  | 0  |
| 1       | 1            | 0  | 1  | 1  | 1  | 0  | 0  |
| 1       | 1            | 1  | 0  | 0  | 1  | 1  | 0  |
| 1       | 1            | 1  | 1  | 1  | 0  | 0  | 1  |



## **Custom Problem #2 (PLA vs. Boolean Algebra)**



(b)

Or gate delay = 3 ns

AND gate delay = 2.5 ns

Total Gate Delay = 2.5 + 3 = 5.5 ns

**(c)** The PLA implementation is better because is utilizes less gate delay than the three basic gates implementation.

## **Custom Problem #3 (Multiple Output PLAs)**

Using the lecture notes, locate the "Full Adder circuit" truth table with inputs A, B, C and outputs S and C-out.







I chose to implement this more efficient design utilizing XOR gates because it is the logical equivalent of two individual AND gates plus one OR gate. Also, this design does not require the use of digital NOTs.